band gap reference




Techniques for bipolar band gap voltage reference

Layout Problems

Bad cross-coupling. As in a good op-amp, the critical transistors should be laid out with cross-coupling — example, 1/2 of Q1 on one side of Q2 and the other half on the other side of Q2, so the centroid of Q1 and of Q2 will be at the same place. Likewise, critical resistors should be arranged so that 1/2 of R1 is on one side of R2, and the other half on the other side — again, common centroid. This is especially important in a power regulator where large temperature gradients can be expected. Also it is very advantageous to reject gradients in sheet rho, beta, etc. In a typical band-gap, this cross-coupling should be done for the delta-Vbe transistors and also for the PNP transistors that serve as their collector loads, unless you can prove it to be unnecessary.
Layout of Delta-Vbe circuit vs. Vbe. In some circuits, the transistors that form the delta-Vbe are not the same ones that make the Vbe. These must be laid out to reject gradients from all expected directions.

Thermal regulation errors. When a band-gap regulator or reference has a step change of dissipation, the thermal gradients across the die may cause significant errors. A good layout with adequate cross-coupling and attention to detail is normally required to keep these errors to acceptable levels. A good power regulator can do 0.005%/W; a good precision reference can do 0.002%/W. Thoughtful layout techniques as mentioned above are especially important for a library cell that will be used in an ASIC, because when it is used, you can never guess where the thermal gradients will come from; you have to lay the circuit out to reject gradients from all directions.
Rejection of I x R drops in power busses. If some parts of a circuit are connected to a power bus at one point, and other parts at another point, significant errors can be caused when current flows through the bus. In some cases, you can specify that no such current can flow through the bus; in cases where the bus current must be expected to fluctuate, the connections to the power bus must be arranged to reject the I x R drops.

Thermal stress in corners of the die. When a precision circuit is laid out far off the center-line of the die, near a corner, the thermal stresses can cause errors. For best results, avoid putting precision circuits in corners or far off-axis. This applies to ASIC cells, of course.

Start-up Circuit Problems

Bad start-up. Normally applies only to series-mode circuits, not shunt-mode.

Start-up circuit too weak. This often happens when the start-up current (high-value resistor or EPI-FET) puts out too little current. This problem is often exacerbated by high temperatures, leaky diodes, leaky capacitors, or excessive substrate currents if one of the terminals is pulled below the substrate. You can never absolutely be free of this, but you can avoid it if you have a good start-up test. Do not expect the computer to be of much help.

Start-up circuit too strong. This can happen when the EPI-FET puts out too much current and overwhelms the start-up circuit. It’s not easy to model this in SPICE, but you can think about this as a worst-case to be avoided.

Dynamic start-up with no dc start-up. The circuit can start on the dv/dt of the input, but may not start if dv/dt is small. Use a start-up test.
Start-up too slow. You may avoid this by good worst-case design and good modelling in SPICE or breadboarding.

Oscillations

Oscillation due to capacitive load. You avoid this by good circuit design. Sometimes the condition can be helped by pre-load currents, or by a series R-C damper network to ground. Use Pease’s Principle to make sure that ringing is not lurking nearby which will turn into oscillation when you turn your back. Check for ringing at all relevant temperatures.
Oscillations at some temperatures and not others. Check for this by watching the Vout for ringing as the part’s temperature is SWEPT from one extreme to the other. Note, monitoring the dc output voltage is not necessarily sufficient to insure freedom from oscillation.

Oscillations due to improper start-up circuit. Make sure the start-up circuit is well-designed and well-behaved in all worst cases.
Oscillations because the breadboard had enough strays but the IC does not. This is a matter of good modelling. The breadboard can be expected to lie about this. SPICE may be helpful if applied thoughtfully.

Obscure oscillations. The computer often lies badly about these. It may refuse to admit that they happen, and refuse to show them happening.

DC Output Voltage Errors (Room temp)

Excessively broad distribution of Vref. When you expect a tolerance of ±3% and the observed distribution is excessive, the problem is usually either badly-matched resistors or transistors. The geometries must be identical as drawn and as masked. If your small resistor is short, your large resistor should be made of a group of short resistors. Sometimes it is advantageous to draw the Rs and Qs as cells, so that the mask-making process acts identically on each cell.

Parts cannot be trimmed. Make sure that every voltage can be trimmed by at least one combination of trims; avoid any possible “holes” in your trim scheme.
Interaction of trims. It is a good idea to make sure that in your plan, the size of each trim is (substantially) invariant of whether any of the previous trims have been done.
Dependence of pre-trim Vref on beta. In general, a higher beta transistor has a lower Vbe. In some designs, a pinch resistor (whose resistance is a linear function of beta) is used to compensate for the shift of Vbe and improve the room-temp accuracy. In other cases, a pinch resistor is used to compensate for tempco, even as it degrades the room-temp accuracy.
Band-gap “narrowing”. With high-speed processes, the band-gap voltage (and the voltage for zero tempco) is decreased vs. ordinary transistors. A good breadboard can help determine the right place to operate. The computer cannot.


Low-voltage-lock-out problems.

YOU must engineer carefully to get good results at low voltages, as the system may require good behaviour at very low supply voltages, and the reference may not want to give it. The breadboard works better than SPICE, here. Check at all temperatures.

Thermal limit circuit works badly, poor errors, soft knee. Try to use a circuit that has been successful in the past. Hysteresis is often a good feature.
High noise due to starvation. Be sure to check the breadboard.

High noise due to high resistance. Check the breadboard carefully, and use realistic transistor samples. High-beta parts will have higher rbb’ than low-beta ones.
Bad matching due to buried layer. If the actual buried layer causes crystal growth to fall in the middle of a critical transistor, Vbe matching may suffer. Note, the crystal growth at the surface is shifted from where the buried layer appears to be.

Saturation due to insufficient buried layer. Transistors do not run well at warm temperatures when asked to run near saturation, especially at high temp, when the buried layer has been omitted.
Assembly shift. This is usually caused by stress sensitivity. A good layout can help minimize this.

1. A High Precision Bandgap Reference Used in Power Management ICs
2. Microsoft PowerPoint – 689-bandgap-fikret
3. Introduction to Bandgap Reference Generators
4. Design of low-voltage bandgap reference using transimpedence …
5. Cascode Current Mirror
6. A low power bandgap reference with buffer working in the sub …
7. A novel precision curvature-compensated bandgap reference
8. A SUB-1V BANDGAP REFERENCE CIRCUIT USING SUBTHRESHOLD CURRENT
9. Very Low Power High Temperature Stability Bandgap Reference Voltage
10. Statistical Analysis and Optimization of a Bandgap Reference for …
11. Chapter 5 BANDGAP REFERENCE DESIGN
12. A CMOS Bandgap Reference Circuit for Sub-1-V Operation without …
13. The Realization of an Area-E ffi cient CMOS Bandgap Reference …
14. A CMOS BANDGAP REFERENCE CIRCUIT FOR SUB-1-V OPERATION WITHOUT …
15. Low-Voltage Bandgap Reference Design Utilizing Schottky Diodes
16. LOW-VOLTAGE BANDGAP REFERENCE DESIGN UTILIZING SCHOTTKY DIODES by …
17. Bandgap Reference
18. PREDICTING THE EFFECTS OF ERROR SOURCES IN BANDGAP REFERENCE …
19. Low-output-impedance 0.6lm CMOS sub-bandgap reference
20. Development of the Bandgap Voltage Reference Circuit, Featuring …
21. A CMOS Bandgap Reference Circuit With Sub-1-V Operation – Solid …
22. Design of a 1-V Low Power CMOS Bandgap Reference Based on …
23. Bandgap Voltage Reference Example: LM317
24. Sub-1-V-Output CMOS bandgap reference circuit with small area and …
25. Bandgap Reference Voltage
26. A Low Voltage Bandgap Reference Circuit with Current Feedback
27. An offset compensation technique for bandgap voltage reference in …
28. LT1029/LT1029A – 5V Bandgap Reference
29. Bandgap Reference Simulation Principles and Problems
30. A cmos bandgap reference without resistors – Solid-State Circuits …
31. A Bandgap Reference Circuit in 0.35um CMOS Technology with …
32. Bandgap Reference Circuit
33. BUFFERED BANDGAP REFERENCE Features: General Description: Input …
34. LOW VOLTAGE BANDGAP REFERENCE Features: General Description: Input …
35. A Bandgap Voltage Reference With Only MOS Transistors
36. A Curvature Compensation Technique for Bandgap Voltage References …
37. Mathcad – bandgap
38. ADR130 Precision Series Sub-Band Gap Voltage Reference Data Sheet …
39. A Novel Low Temperature Coefficient Band-gap Reference without …
40. A3V 11uWn3.lppm/C Curvature- Compensated CMOS Bandgap Reference
41. Characterization of DTMOST Structures to be used in Bandgap …
42. Design methods of low-voltage curvature-corrected bipolar bandgap …
43. Series resistance compensation in PTAT temperature sensors and …
44. A GaAs HBT bandgap voltage reference
45. A CMOS PRECISION VOLTAGE REFERENCE IC A Major Qualifying Project …
46. Analog IP Cell HV Bandgap Reference PREREF XC06
47. Analog IP Cell Trimmable Bandgap Reference TRIMBG XC06
48. Low Voltage, Low Power CMOS Bandgap References
49. The Realization of an Area-Efficient CMOS Bandgap Reference …
50. A Sub 1 V Bandgap Reference Circuit Ashish A Digvadekar
51. Bandgap Current Reference (RQE Submission)
52. Bandgap reference voltage circuit with PTAT current source
53. Design Considerations of Recent Advanced Low-Voltage Low …
54. High voltage bandgap reference design using SO1 Technology
55. LAB 3 CMOS Op-Amp Circuits ECE530S I. Introduction Bandgap Reference
56. Microsoft PowerPoint – Current_Voltage_reference
57. AME4041Shunt Voltage Reference
58. Design of Bandgap Reference Circuit Operating at Liquid Nitrogen …
59. Low-drift Bandgap Voltage References
60. A Robust Smart Power Bandgap Reference Circuit for Use in an A
61. A CMOS bandgap reference circuit – ASIC, 2001. Proceedings. 4th …
62. A 1.5-V 1O-ppm/°C 2nd-Order Curvature-Compensated CMOS Bandgap …
63. A Low Noise CMOS Low Dropout Regulator with an Area-Efficient …
64. Design of Bandgap Voltage Reference Circuit with all TFT Devices …
65. A CMOS Bandgap Reference Circuit for Sub-1-V Operation without …
66. Development of the Bandgap Voltage Reference Circuit, Featuring …
67. EECS 270A PROJECT Design of an Operational Amplifier with a …
68. PROJEKTOVANJE [TAMPANIH PLO^A ZA RADIO PREDAJNIKE MALE SNAGE
69. AVR353: Voltage Reference Calibration and Voltage ADC Usage
70. TECHNOLOGY LT1029/LT1029A ‘ 5V Bandgap Reference
71. Find the optimal trim target for bandgap voltage references
72. Band gap Reference Voltage with POR (PL001)
73. A Bandgap Adjustment Strategy for Temperature Centering and Spread …
74. Wide Bandgap GaN Smart Power Chip Technology
75. Smart voltage measurement systems and bandgap references
76. AN ACCURATE, TRIMLESS, HIGH PSRR, LOW-VOLTAGE, CMOS BANDGAP …
77. Curvature Compensated BiCMOS Bandgap with 1 V Supply Voltage
78. INVESTIGATION ON EMI EFFECTS IN BANDGAP VOLTAGE REFERENCES
79. CONTENTS
80. Mathcad – Vbe & Bandgap.mcd
81. Selecting the Optimum Voltage Reference – AN2879
82. CMOS Bandgap Voltage Reference
83. Asynchronous Logic Design
84. Advances in Radio Science
85. A Modified Method for Compensating the Base-Emitter Voltage Used …
86. Microsoft PowerPoint – N16-Bandgap-10-05
87. Design for MOSIS Education Program
88. ISSCC 2009 / SESSION 19 / ANALOG TECHNIQUES / 19.6
89. Band Gap Measurement of Indium Tin Oxide by Transmission Spectroscopy
90. Power Chips Benefit From Final-Test Trim
91. Bandgap Voltage Supply-Independent Reference (I)
92. Lecture 12: Bandgap References
93. Microstrip antennas integrated with electromagnetic band-gap (EBG …
94. Understanding power supply ripple rejection in linear regulators
95. Microsoft PowerPoint – A Voltage Reference Circuit in 130 nm CMOS
96. Terahertz demonstrations of effectively two- dimensional photonic …
97. An Adjustable Operating Point Source Follower Interface Circuit …
98. Low-voltage temperature sensor for micro- power harvesters in …
99. A low power CMOS voltage reference circuit with sub threshold …
100. Alloy composition and electronic structure of Cd1Àx ZnxTe by …